Magazine Article

Single-Chip FPGA Azimuth Pre-Filter for SAR

TBMG-857

05/01/2005

Abstract
Content

A field-programmable gate array (FPGA) on a single lightweight, low power integrated-circuit chip has been developed to implement an azimuth pre-filter (AzPF) for a synthetic-aperture radar (SAR) system. The AzPF is needed to enable more efficient use of data-transmission and data-processing resources: In broad terms, the AzPF reduces the volume of SAR data by effectively reducing the azimuth resolution, without loss of range resolution, during times when end users are willing to accept lower azimuth resolution as the price of rapid access to SAR imagery. The data-reduction factor is selectable at a decimation factor, M, of 2, 4, 8, 16, or 32 so that users can trade resolution against processing and transmission delays.

Meta TagsDetails
Citation
"Single-Chip FPGA Azimuth Pre-Filter for SAR," Mobility Engineering, May 1, 2005.
Additional Details
Publisher
Published
May 1, 2005
Product Code
TBMG-857
Content Type
Magazine Article
Language
English