Magazine Article

Reconfigurable Hardware for Compressing Hyperspectral Image Data

TBMG-7165

02/01/2010

Abstract
Content

High-speed, low-power, reconfigurable electronic hardware has been developed to implement ICER-3D, an algorithm for compressing hyperspectral-image data. The algorithm and parts thereof have been the topics of several NASA Tech Briefs articles, including “Context Modeler for Wavelet Compression of Hyperspectral Images” (NPO-43239) and “ICER-3D Hyperspectral Image Compression Software” (NPO-43238), which appear elsewhere in this issue of NASA Tech Briefs. As described in more detail in those articles, the algorithm includes three main subalgorithms: one for computing wavelet transforms, one for context modeling, and one for entropy encoding. For the purpose of designing the hardware, these subalgorithms are treated as modules to be implemented efficiently in field-programmable gate arrays (FPGAs).

Meta TagsDetails
Citation
"Reconfigurable Hardware for Compressing Hyperspectral Image Data," Mobility Engineering, February 1, 2010.
Additional Details
Publisher
Published
Feb 1, 2010
Product Code
TBMG-7165
Content Type
Magazine Article
Language
English