Hardware Implementation of Serially Concatenated PPM Decoder

TBMG-4989

03/01/2009

Abstract
Content

A prototype decoder for a serially concatenated pulse position modulation (SCPPM) code has been implemented in a field-programmable gate array (FPGA). At the time of this reporting, this is the first known hardware SCPPM decoder. The SCPPM coding scheme, conceived for free-space optical communications with both deep-space and terrestrial applications in mind, is an improvement of several dB over the conventional Reed-Solomon PPM scheme. The design of the FPGA SCPPM decoder is based on a turbo decoding algorithm that requires relatively low computational complexity while delivering error-rate performance within approximately 1 dB of channel capacity.

Meta TagsDetails
Citation
"Hardware Implementation of Serially Concatenated PPM Decoder," Mobility Engineering, March 1, 2009.
Additional Details
Publisher
Published
Mar 1, 2009
Product Code
TBMG-4989
Content Type
Magazine Article
Language
English