FPGA-Based, Self-Checking, Fault-Tolerant Computers
TBMG-719
8/1/2004
- Content
A proposed computer architecture would exploit the capabilities of commercially available field-programmable gate arrays (FPGAs) to enable computers to detect and recover from bit errors. The main purpose of the proposed architecture is to enable fault-tolerant computing in the presence of single-event upsets (SEUs). [An SEU is a spurious bit flip (also called a soft error) caused by a single impact of ionizing radiation.] The architecture would also enable recovery from some soft errors caused by electrical transients and, to some extent, from intermittent and permanent (hard) errors caused by aging of electronic components.
- Citation
- "FPGA-Based, Self-Checking, Fault-Tolerant Computers," Mobility Engineering, August 1, 2004.